• ASIC and FPGA Verification A Guide to Component Modeling

ASIC and FPGA Verification A Guide to Component Modeling

0.0 (0 reviews)
Out of stock
N/A
Free Shipping within the US
Est. Date: Nov 13, 2025

Richard Munden demonstrates how to create and use simulation models for verifying ASIC and FPGA designs and board-level designs that use off-the-shelf digital components. Based on the VHDL/VITAL standard, these models include timing constraints and propagation delays that are required for accurate verification of today's digital designs. ASIC and FPGA Verification: A Guide to Component Modeling expertly illustrates how ASICs and FPGAs can be verified in the larger context of a board or a system. It is a valuable resource for any designer who simulates multi-chip digital designs. *Provides numerous models and a clearly defined methodology for performing board-level simulation.*Covers the details of modeling for verification of both logic and timing. *First book to collect and teach techniques for using VHDL to model "off-the-shelf" or "IP" digital components for use in FPGA and board-level design verification.

  • Author(s): Richard Munden
  • Publisher: Morgan Kaufmann
  • Language: en
  • Pages: 316
  • Binding: Hardcover
  • Edition: 1
  • Published: 2005
  • Dimensions: Height: 9 Inches, Length: 7.5 Inches, Weight: 5.070632026 Pounds, Width: 0.77 Inches
  • Estimated Delivery: Nov 13, 2025
Customer Reviews
0.0 (0 reviews)
No Reviews Yet

Be the first to review this book!