• Formal Semantics and Proof Techniques for Optimizing VHDL Models

Formal Semantics and Proof Techniques for Optimizing VHDL Models

In stock (5 available)
SKU SHUB118428
$109.99 $55.35
Free Shipping within the US
Get it by: Apr 23, 2026
Overview

Formal Semantics and Proof Techniques for Optimizing VHDL Models presents a formal model of VHDL that clearly specifies both the static and dynamic semantics of VHDL. It provides a mathematical framework for representing VHDL constructs and shows how those constructs can be formally manipulated to reason about VHDL. The dynamic semantics is presented as a description of what the simulation of VHDL means. In particular it specifies what values the signals of a VHDL description will take if the description were to be executed. An advantage of the approach is that the semantic model can be used to validate different simulation algorithms. The book also presents an embedding of the dynamic semantics in a proof checker which is then used to prove equivalences of classes of VHDL descriptions. Formal Semantics and Proof Techniques for Optimizing VHDL Models is written for hardware designers who are interested in the formal semantics of VHDL.

Product Details

ISBN-13: 9780792383758
ISBN-10: 0792383753
Publisher: Springer Science & Business Media
Publication date: 1999
Edition description: 1999
Pages: 158
Product dimensions: Height: 9.21 Inches, Length: 6.14 Inches, Weight: 2.1384839414 Pounds, Width: 0.5 Inches
Author: Kothanda Umamageswaran, Sheetanshu L. Pandey, Philip A. Wilsey
Language: en
Binding: Hardcover

Books Related to Computers

Discover more books in the same category

Customer Reviews

0.0 (0 reviews)
No Reviews Yet

Be the first to review this book!