Richard Munden demonstrates how to create and use simulation models for verifying ASIC and FPGA designs and board-level designs that use off-the-shelf digital components. Based on the VHDL/VITAL standard, these models include timing constraints and propagation delays that are required for accurate verification of today's digital designs. ASIC and FPGA Verification: A Guide to Component Modeling expertly illustrates how ASICs and FPGAs can be verified in the larger context of a board or a system. It is a valuable resource for any designer who simulates multi-chip digital designs. *Provides numerous models and a clearly defined methodology for performing board-level simulation.*Covers the details of modeling for verification of both logic and timing. *First book to collect and teach techniques for using VHDL to model "off-the-shelf" or "IP" digital components for use in FPGA and board-level design verification.
| ISBN-13: | 9780125105811 |
| ISBN-10: | 0125105819 |
| Publisher: | Morgan Kaufmann |
| Publication date: | 2005 |
| Edition description: | 1 |
| Pages: | 316 |
| Product dimensions: | Height: 9 Inches, Length: 7.5 Inches, Weight: 5.070632026 Pounds, Width: 0.77 Inches |
| Author: | Richard Munden |
| Language: | en |
| Binding: | Hardcover |
Discover more books in the same category
Be the first to review this book!